# 8W Class- F Audio Amplifier With Boost Convertor Integrated

## **General Description**

The LPA2164 is a 8W, class-F audio amplifier with boost convertor integrated. It offers low THD+N, allowing it to achieve high-quality Power Supply sound reproduction. The new filterless architecture allows the device to drive the speaker directly requiring no low-pass output filters, thus to save the system cost and PCB area. With high performance inductor and diode ,the boost convertor can offer 2A output current for load. It can provide up to 6.5V stable DC voltage for amplifier so that it can display 5.7W output at 10% THD with a  $4\Omega$  load. When it provides 5.0V DC voltage, it can provide 3.4W output at 10% THD with a  $4\Omega$  load. The LPA2164 also can work at class-AB mode which make LPA2164 could apply to device with radio receiver. The other character of LPA2164 contact OCP . OTP and high noise suppression for FR signal. The LPA2164 is available in ESOP-16.

## **Order Information**





Package Type

SP: ESOP-16

## **Applications**

- Portable Bluetooth Speaker
- ♦ Cellular and Smart mobile phone
- ♦ Square Speaker

### **Features**

- Integrated boost convertor
- Shut-down current:<3uA</p>
- Output voltage Up to 5.0V/2.0A
- Internal Compensation
- ◆ 500KHz fixed frequency switching for amplifier work at class\_D mode and 1.2MHz for step up convertor
- $\blacksquare$  POUT at 10% THD+N , VIN=3.7V for boost convertor RL=4Ω , POUT=4.8W , boost to 6.0V for amplifier RL=2Ω , POUT=8W , boost to 6.0V for amplifier
- $\bullet$  POUT at 1% THD+N , VIN=3.7V for boost convertor RL=4Ω , POUT=3.8W , boost to 6.0V for amplifier RL=4Ω , POUT=6W , boost to 6.0V for amplifier
- ◆ Filterless, Low Quiescent Current and Low EMI
- ◆ Excellent POP&CLICK rejection
- ◆ Amplifier Efficiency up to 84%
- ◆ Excellent POP&CLICK rejection
- Short Circuit Protection, OCP, OTP
- Few External Components to Save the Space and cost
- ◆ Free LC filter digital modulation, direct-drive speakers
- Pb-Free Package

## **Marking Information**

| Device                                                       | Marking         | Package | Shipping  |  |  |  |  |
|--------------------------------------------------------------|-----------------|---------|-----------|--|--|--|--|
|                                                              | LPS             |         |           |  |  |  |  |
| LPA2164SPF                                                   | LPA2164 ESOP-16 |         | 2.5K/REEL |  |  |  |  |
|                                                              | YWX             |         |           |  |  |  |  |
| Y: Y is year code. W: W is week code. X: X is series number. |                 |         |           |  |  |  |  |

LPA2164-01 Dec.-2019 Email: marketing@lowpowersemi.com www.lowpowersemi.com Page 1 of 12

# **Typical Application Circuit**



**Pin Configuration** LowPowerSemi 微源半道體

|              | 110 11 1 0 11 0 1 0 0 11 | 11 1/10/1//25   | 7-5- D.M.   |
|--------------|--------------------------|-----------------|-------------|
| Package Type |                          | Pin Configurati | ons         |
|              | PGND 1 VIN 2             |                 | 16 FB 15 NC |
|              | EN 3                     |                 | 14 SW       |
| ESOP-16      | AGND 4                   | 17              | 13 OUT+     |
| E30F-10      | SD 5                     | PGND            | 12 GND      |
|              | BYP 6                    |                 | 11 VDD      |
|              | IN- 7                    |                 | 10 OUT-     |
|              | IN+ 8                    |                 | 9 MODE      |
|              |                          |                 |             |

LPA2164-01 Dec.-2019 Email: marketing@lowpowersemi.com www.lowpowersemi.com Page 2 of 12

## **Functional Pin Description**

| Pin  | PIN No. | DESCRIPTION                                                                  |  |  |  |  |  |  |
|------|---------|------------------------------------------------------------------------------|--|--|--|--|--|--|
| PGND | 1,17    | Power ground pin.                                                            |  |  |  |  |  |  |
| VIN  | 2       | Power supply for boost convertor.                                            |  |  |  |  |  |  |
| EN   | 3       | Enable pin for boost convertor. Active high.                                 |  |  |  |  |  |  |
| AGND | 4       | Analog power ground for boost convertor.                                     |  |  |  |  |  |  |
| SD   | 5       | Amplifier Shutdown pin. Active low.                                          |  |  |  |  |  |  |
| BYP  | 6       | Bypass pin. Connect a 1uF capacitor to ground.                               |  |  |  |  |  |  |
| IN-  | 7       | Negative input of amplifier.                                                 |  |  |  |  |  |  |
| IN+  | 8       | Positive input of amplifier.                                                 |  |  |  |  |  |  |
| MODE | 9       | Class_AB and class_D mode switch pin. Choice class_D mode with high voltage. |  |  |  |  |  |  |
| OUT- | 10      | Negative output of amplifier.                                                |  |  |  |  |  |  |
| VDD  | 11      | Power supply for amplifier.                                                  |  |  |  |  |  |  |
| GND  | 12      | Ground for amplifier.                                                        |  |  |  |  |  |  |
| OUT+ | 13      | Positive output of amplifier.                                                |  |  |  |  |  |  |
| SW   | 14      | Switch pin for boost convertor.                                              |  |  |  |  |  |  |
| NC   | 15      | No connection.                                                               |  |  |  |  |  |  |
| FB   | 16      | Feedback pin.                                                                |  |  |  |  |  |  |
|      |         | Low ower Semi 微源丰等體                                                          |  |  |  |  |  |  |

# **Absolute Maximum Ratings Recommended Operating Conditions**

------ -0.3V to 6.0V  $\diamond$ VIN to GND VDD to GND ------ -0.3V to 6.5V Other pin to GND ------ -0.3V to 6.5V Lead Temperature (Soldering, 10 sec.) ------ 260°C  $\diamond$ Storage Temperature Range ------ -65°C to 165°C  $\diamondsuit$  $\diamondsuit$  $\diamond$ Maximum Junction Temperature Range------ $\diamond$ Maximum Power Dissipation (PD,TA<40°C) ------ 2.6W  $\diamond$ Thermal resistance (junction to ambient) ------ 56°C/W

LPA2164-01 Dec.-2019 Email: marketing@lowpowersemi.com www.lowpowersemi.com Page 3 of 12

# **Electrical Characteristics For Amplifier**

|                               |             |                         |              |        | Т        | ур       |        |       |
|-------------------------------|-------------|-------------------------|--------------|--------|----------|----------|--------|-------|
| Parameter                     | Symbol      | Test Conditi            | ons          | Min    | Class-D  | Class-AB | Max    | Units |
| Audio(VDD = 5V, RL=           | 4Ω , TA =   | 25° C, unless otherwise | specified)   |        |          |          |        |       |
| Supply power                  | VDD         |                         |              | 2.5    |          |          | 6.0    | V     |
|                               |             | THD+N=10%,              | VDD=6.0V     |        | 4.8      | 4.7      |        |       |
|                               |             | f=1kHz,RL=4Ω            | VDD=5.0V     |        | 3.2      | 3.2      |        |       |
|                               |             | THD+N=10%,              | VDD=6.0V     |        | 6.0      | 5.9      |        |       |
|                               |             | f=1kHz,RL=3Ω            | VDD=5.0V     |        | 3.8      | 3.7      |        |       |
|                               |             | THD+N=10%,              | VDD=6.0V     |        | 8.0      | 7.9      |        |       |
|                               |             | f=1kHz,RL=2Ω            | VDD=5.0V     |        | 5        | 5        |        | ,,,,  |
| Output power                  | Po          | THD+N=1%,               | VDD=6.0V     |        | 3.8      | 3.7      |        | W     |
|                               |             | f=1kHz,RL=4Ω            | VDD=5.0V     |        | 2.5      | 2.6      |        |       |
|                               |             | THD+N=1%,               | VDD=6.0V     |        | 4.8      | 4.7      |        |       |
|                               |             | f=1kHz,RL=3Ω            | VDD=5.0V     |        | 3.1      | 3.2      |        |       |
|                               |             | THD+N=1%,               | VDD=6.0V     |        | 6.1      | 6.0      |        |       |
|                               | D Comi      | f=1kHz,RL=2Ω            | VDD=5.0V     |        | 4        | 4        |        |       |
| Power supply ripple           | POPP        | INPUT ac-grounded       | f=100HZ      |        | 75       |          |        | - 1   |
| rejection                     | PSRR        | with CIN=0.47uF,        | n f=1KHz     | 当いる生   | <u> </u> | 50       |        | dB    |
| Circulto maios matic          | CND         | VDD=5V,Class_AB         | f=1KHz       | 瓜加     | g        | 1        |        | 40    |
| Signal-to-noise ratio         | SNR         | VDD=5V,Class_D          | f=1KHz       |        | 90       |          |        | dB    |
| Output noise                  | VN          | INPUT ac-grounded       |              |        | 1        | 00       |        | μV    |
| Efficiency                    | η           | RL=4Ω, Po=3.2W          | f=1KHz       |        | 84       |          |        | %     |
| VOS                           |             | VDD=5.0V, VSD           |              |        | 1.1      | 2.5      |        | mV    |
| Threshold voltage of class D  | VMOD_<br>D  | VDD=2.5-6.0V            |              | 75%VDD |          |          |        | V     |
| Threshold voltage of class AB | VMOD_<br>AB | VDD=2.5-6.0V            |              |        |          |          | 50%VDD | V     |
| Threshold voltage of          | VSD_H       | VDD=2.5-6.0V            |              | 1.4    |          |          |        | V     |
| shutdown pin                  | VSD_L       | VDD=2.5-6.0V            |              |        |          |          | 0.4    | V     |
| Shutdown current              | ILEAK       | VSD =VDD=5.0V           |              |        |          | 2        |        | uA    |
| Quiescent current             | IQ          | VDD=5.0V                | No load      |        | 4.65     | 7        |        | mA    |
| Frequency for class_D         | fsw         |                         |              |        | 5        | 00       |        | kHz   |
| BOOST(VIN=3.6V,VC             | OUT=5V,CI   | N=22uF,COUT=22uF//1     | 0uF,L=4.7uH) |        |          |          |        |       |
| Supply Voltage                | VIN         |                         |              | 2.2    |          |          | 5.5    | V     |

LPA2164-01 Dec.-2019 Email: marketing@lowpowersemi.com www.lowpowersemi.com Page 4 of 12

# **Preliminary Datasheet**

## **LPA2164**

| Output Voltage Range          | V <sub>OUT</sub>    |                         | 2.5   |      | 6.5   | V   |
|-------------------------------|---------------------|-------------------------|-------|------|-------|-----|
| Supply Current(Shutdown)      | I <sub>SD</sub>     | VEN=VOUT=0V, VIN=5V     |       |      | 1     | uA  |
| Supply Current                | I <sub>IN</sub>     | VEN=VIN=3.6V, VFB=0.62V |       |      | 150   | uA  |
| Feedback Voltage              | V <sub>FB</sub>     |                         | 0.588 | 0.6  | 0.612 | V   |
| Feedback Input Current        | I <sub>FB</sub>     | VFB=0.6V                |       |      | 50    | nA  |
| Switching Frequency           | Fsw                 |                         |       | 1200 |       | kHz |
| Maximum Duty Cycle            | F <sub>-Duty</sub>  |                         |       | 90   |       | %   |
| EN Input Low Voltage          | V <sub>EN-OFF</sub> |                         |       |      | 0.4   | V   |
| EN Input High Voltage         | V <sub>EN-ON</sub>  |                         | 1.4   |      |       | V   |
| Limit current of power MOSFET | I <sub>LIMIT</sub>  |                         |       | 6    |       | А   |
| RDS(ON)                       | R <sub>DS(ON)</sub> | VOUT=3.3V               |       | 100  |       | mΩ  |

# **Typical Operating Characteristic For Amplifier**

### Audio Precision



| Sweep | Trace | Color        | Line Style     | Thick  | Data                                 | Axis | Comment |
|-------|-------|--------------|----------------|--------|--------------------------------------|------|---------|
| 1     | 1 2   | Cyan<br>Blue | Solid<br>Solid | 1<br>7 | Analyzer.Level A<br>Analyzer.Level B |      |         |

Rapid (<2 seconds) frequency response measurement.
Can be even faster if the lowest frequencies are not included.
Press F4 to set the 1kHz dbr A and dBr B reference.
Optimize for a detailed view.

A-A FREQ RESP FAST @ 4ohm PO=4.8W CLASS AB VDD=6V.ats2

LPA2164-01 Dec.-2019 Email: marketing@lowpowersemi.com www.lowpowersemi.com Page 5 of 12

#### **Audio Precision**



| Sweep | Trace | Color        | Line Style     | Thick  | Data                                 | Axis | Comment |
|-------|-------|--------------|----------------|--------|--------------------------------------|------|---------|
| 1     | 1 2   | Cyan<br>Blue | Solid<br>Solid | 1<br>7 | Analyzer.Level A<br>Analyzer.Level B |      |         |

Rapid (<2 seconds) frequency response measurement. Can be even faster if the lowest frequencies are not included. Press F4 to set the 1kHz dbr A and dBr B reference. Optimize for a detailed view.

A-A FREQ RESP FAST @ 4ohm PO=4.8W CLASS D VDD=6V.ats2

#### Audio Precision

#### A-A THD+N vs FREQUENCY



| A CONTRACTOR AND A TURNING TO LAR             | Sweep | Trace | Color | Line Style | Thick | Data                   | Axis  | Comment |
|-----------------------------------------------|-------|-------|-------|------------|-------|------------------------|-------|---------|
| 1 1 Cyan Solid 1 Analyzer.ΤΗD+N κατίο Β Leπ   | 1     | 1     | Cyan  | Solid      | 1     | Analyzer.THD+N Ratio B | Left  |         |
| 1 2 Blue Solid 7 Analyzer.THD+N Ratio B Right | 1     | 2     | Blue  | Solid      | 7     | Analyzer.THD+N Ratio B | Right |         |

A single sweeps produces a stereo THD+N sweep of Ch A and Ch B when data 1 is set for THD+N and the Stereo box is checked. The upper Analyzer bandwidth is 20kHz. At a 6kHz fundamental only the 2nd and 3rd harmonics are included, above 10kHz only the noise is included in the measurement bandwidth. For band-limited systems IMD testing is better.

A-A THD+N VS FREQ @4ohm PO=3W CLASS D VDD=6V.ats2

LPA2164-01 Dec.-2019 Email: marketing@lowpowersemi.com www.lowpowersemi.com Page 6 of 12

#### **Audio Precision**

#### A-A THD+N vs FREQUENCY



| Sweep | Trace | Color        | Line Style     | Thick  | Data                                             | Axis | Comment |
|-------|-------|--------------|----------------|--------|--------------------------------------------------|------|---------|
| 1     | 1 2   | Cyan<br>Blue | Solid<br>Solid | 1<br>7 | Analyzer.THD+N Ratio B<br>Analyzer.THD+N Ratio B |      |         |
|       |       |              |                |        | -                                                |      |         |

A single sweeps produces a stereo THD+N sweep of Ch A and Ch B when data 1 is set for THD+N and the Stereo box is checked. The upper Analyzer bandwidth is 20kHz. At a 6kHz fundamental only the 2nd and 3rd harmonics are included, above 10kHz only the noise is included in the measurement bandwidth. For band-limited systems IMD testing is better.

A-A THD+N VS FREQ @4ohm PO=3W CLASS AB VDD=6V.ats2

## Audio Precision



| Sweep | Trace | Color | Line Style     | Thick  | Data                                             | Axis | Comment |
|-------|-------|-------|----------------|--------|--------------------------------------------------|------|---------|
| 1 2   | 1     |       | Solid<br>Solid | 3<br>3 | Analyzer.THD+N Ratio A<br>Analyzer.THD+N Ratio A |      |         |

LPA2164-01 Dec.-2019 Email: marketing@lowpowersemi.com www.lowpowersemi.com Page 7 of 12

## Audio Precision



| Sweep | Trace | Color           | Line Style | Thick | Data                                             | Axis | Comment |
|-------|-------|-----------------|------------|-------|--------------------------------------------------|------|---------|
| 1     | 1     | Green<br>Yellow |            | 3     | Analyzer.THD+N Ratio A<br>Analyzer.THD+N Ratio A |      |         |

### Audio Precision



| Sweep | Trace | Color  | Line Style | Thick | Data                   | Axis | Comment          |
|-------|-------|--------|------------|-------|------------------------|------|------------------|
| 1     | 1     | Green  | Solid      | 3     | Analyzer.THD+N Ratio A | Left | 6V 2ohm Class D  |
| 2     | 1     | Yellow | Solid      | 3     | Analyzer.THD+N Ratio A | Left | 6V 20hm Class AB |

LPA2164-01 Dec.-2019 Email: marketing@lowpowersemi.com www.lowpowersemi.com Page 8 of 12

## **Typical Operating Characteristic For Boost Convertor**





Vin=3.3V Vout=5V, 50mA





Vin=3.3V Vout=5V, 100mA

Vin=3.3V Vout=5V, 2A





Efficiency VS. Output current

## **Applications Information**

#### **Maximum Gain**

The LPA2164 has two internal amplifier stages. The first stage's gain is externally configurable, while the second stage's is internally fixed. The closed-loop gain of the first stage is set by selecting the ratio of Rf to Ri while the second stage's gain is fixed at 2x. The output of amplifier serves as the input to amplifier 2, thus the two amplifiers produce signals identical in magnitude, but different in phase by 180°. Consequently, the differential gain for the IC is

Av=20log [2\*(Rf/Ri)]

The LPA2164 sets maximum:

Rf= 280 k  $\Omega$ ±10% Class-AB Rf= 280 k  $\Omega$ ±10% Class-D

#### **Shutdown operation**

In order to reduce power consumption while not in use, the LPA2164 contains shutdown circuitry to turn off the amplifier's bias circuitry. This shutdown feature turns the amplifier off when logic high is applied to the SD pin. By switching the SD pin connected to high voltage, the LPA2164 supply current draw will be minimized in idle mode.

#### Power supply decoupling

The LPA2164 is a high performance CMOS audio amplifier that requires adequate power supply decoupling to ensure the output THD and PSRR a low as possible. Power supply decoupling affects low frequency response. Optimum decoupling is achieved by using two capacitors of different types targeting to different types of noise on the power supply leads. For higher frequency transients, spikes, or digital hash on the line, a good low equivalent-series-resistance (ESR) ceramic capacitor, typically  $1.0\mu F$ , works best, placing it as close as possible to the device VDD terminal. For filtering lower- frequency noise signals, a large capacitor of  $20\mu F$  (ceramic) or greater is recommended, placing it near the audio power amplifier.

#### **Over Temperature Protection**

Thermal protection on the LPA2164 prevents the device from damage when the internal die temperature exceeds 150°C. Once the die temperature exceeds the thermal set point, the device outputs are disabled. This is not a latched fault. The

thermal fault is cleared once the temperature of the die is reduced by 30°C. This large hysteresis will prevent motor boating sound well and the device begins normal operation at this point without external system intervention.

#### Analog Reference Bypass Capacitor (CBYP)

In addition to system cost and size, click and pop performance is affected by the size of the input coupling capacitor, CBYP. A larger input coupling capacitor requires more charge to reach its quiescent DC voltage (nominally 1/2 VDD). This charge comes from the internal circuit via the feedback and is apt to create pops upon device enable. Thus, by minimizing the capacitor size based on necessary low frequency response, turn-on pops can be minimized.

The Analog Reference Bypass Capacitor (CBYP) is the most critical capacitor and serves several important functions. During start-up or recovery from shutdown mode, CBYP determines the rate at which the amplifier starts up. The second function is to reduce noise caused by the power supply coupling into the output drive signal. This noise is from the internal analog reference to the amplifier, which appears as degraded PSRR and THD+N.

#### How to reduce EMI

A simple solution is to put an additional capacitor 220pF at power supply terminal for power line. The traces from amplifier to speakers should design as short as we can.



LPA2164-01 Dec.-2019 Email: marketing@lowpowersemi.com www.lowpowersemi.com Page 10 of 12

## **Preliminary Datasheet**

**LPA2164** 

## **Applications Information**(for Boost)

The Boost a 1200KHz fixed frequency, current-mode regulation architecture to regulate the boost convertor output voltage. the output voltage through an external resistive voltage divider and compares that to the internal 0.6V reference to generate the error voltage to the inductor current to regulate the output voltage. The use of current-mode regulation improves transient response and control loop stability.

When the boost convertor is disabled (EN=Low), both power switches are off. There is no current path from SW to OUT. Therefore, the output voltage discharges to ground. When the boost convertor is enabled (EN=High), a limited start-current charges the output voltage rising to SW, then TH part operates in force PWM mode for regulating the output voltage to the target value. At the beginning of each cycle, the N-channel MOSFET switch is turned on, forcing the inductor current to rise. The current at the source of the switch is internally measured and converted to a voltage by the current sense amplifier. That voltage is compared to the error voltage. When the inductor current rises sufficiently, the PWM comparator turns off the switch, forcing the inductor current to the output capacitor which forces the inductor current to decrease. The peak inductor current is controlled by the error voltage. Thus the output voltage controls the inductor current to satisfy the lode.

#### **Setting the Output Voltage**

Set the output voltage by selecting the resistive voltage divider ratio. The voltage divider drops the output voltage to the 0.6V feedback voltage. Use a 100K resistor for R2 of the voltage divider. Determine the high-side resistor R1 by the equation:

Vout=(R1/R2+1) x VFB Vout=(R1/R2+1) x 0.6V

## **PCB** Layout notices

1, In the path of the power supply, plus a 1uF and a 10uF to ground high-frequency filter capacitor. These caps can be

connected to the thermal pad directly for an excellent ground connection. Consider adding a small, good quality low ESR ceramic capacitor may achieve better sound effects.

- 2, Large (470  $\mu$ F or greater) bulk power supply decoupling capacitors should be placed near the LPA2164 on the VDD supplies. Local, high-frequency bypass capacitors should be placed as close to the VDD pins as possible.
- 3, The power line, ground line and filter capacitor and bypass capacitors as close to the chip's pins, remember not to put the capacitor on the back of the board, through tiny holes through the jumper even over. Keep the current loop from each of the outputs through the ferrite bead and the small filter cap and back to PGND as small and tight as possible. The size of this current loop determines its effectiveness as an antenna.
- 4, Power, ground, and a large current line must try to be wide enough, if you want to add vias, the number of through-holes must be at least 6. The thermal pad must be soldered to the PCB for proper thermal performance and optimal reliability.
- 5, GND and VDD should be put independently, high-power signals to avoid interference.
- 6, If you want to pursue as large as the effect of power, a large selection of speakers or sound chamber with low resistance (such as  $3.6\Omega$ ) speakers, or added to improve the supply voltage boost circuit.
- 7, Including the line between large current cell and chip, the inductor should be as close and short as possible to chip for a high performance. Adding a coil to this pin would be helpful for EMI certification. If there is a high standards needed in LPA2164 application, we could add a coil and capacitor between chip and speaker constituting a LC filter which coil would be 100MHz,  $100\sim150\Omega$  and its DCI beyond 3A placing as close as possible to chip, the capacitor should be 1nF connecting the PGND.
- 8, The position under the amplifier chip on the board must be added vents and large areas of exposed copper and tin to enhance heat dissipation.
- 9, In case of fixed gain and meeting demand, it should make CIN small as possible as we can because it constitute a high through filter with Rin which cutoff frequency is 1/2\*3.414\*Cin\*Rin. A high capacitance cap could make POP worse.

LPA2164-01 Dec.-2019 Email: marketing@lowpowersemi.com www.lowpowersemi.com Page 11 of 12

# **Packaging Information**



| Dim | Millimeters |      | Inches    |       |
|-----|-------------|------|-----------|-------|
|     | Min.        | Max. | Min.      | Max.  |
| Α   | 1.35        | 1.75 | 0.053     | 0.069 |
| A1  | 0.10        | 0.25 | 0.004     | 0.010 |
| D   | 9.80        | 10.0 | 0.386     | 0.394 |
| D1  | 4.115 REF   |      | 0.162 REF |       |
| E   | 3.81        | 3.99 | 0.150     | 0.157 |
| E1  | 2.184 REF   |      | 0.086 REF |       |
| Н   | 5.79        | 6.20 | 0.228     | 0.244 |
| L   | 0.41        | 1.27 | 0.016     | 0.050 |
| ф   | 0°          | 8°   | 0°        | 8°    |

LPA2164-01 Dec.-2019